• DocumentCode
    255086
  • Title

    A hardware-software co-design experiments platform for NAND flash based on Zynq

  • Author

    Debao Wei ; Youhua Gong ; Liyan Qiao ; Libao Deng

  • Author_Institution
    Sch. of Electr. Eng. & Autom., Harbin Inst. of Technol., Harbin, China
  • fYear
    2014
  • fDate
    20-22 Aug. 2014
  • Firstpage
    1
  • Lastpage
    7
  • Abstract
    In this paper we describe a hardware-software co-design experiments platform for NAND flash based on Zynq. Our novel experimental platform utilizes the PL (Programmable Logic within Zynq) to achieve the timing control and bad block management of NAND flash, and to provide a high-speed parallel algorithm verification environment for users. Besides, it utilizes the PS (Processing System within the Zynq) to achieve the famous hybrid FAST FTL algorithm, so it can also provide a valuation baseline of FTL algorithms, and provide the running environment for compute-intensive data processing algorithms, like compression or error correction. Test results show that our experiment platform has a high speed and stable performance to manage the storage data, and can effectively evaluate the indicators of storage system based on NAND flash.
  • Keywords
    NAND circuits; flash memories; hardware-software codesign; storage management; NAND flash; Zynq; hardware-software codesign; high-speed parallel algorithm verification; hybrid FAST FTL algorithm; programmable logic; storage system; timing control; Algorithm design and analysis; Data communication; File systems; Flash memories; Hardware; Instruction sets; Universal Serial Bus; NAND flash; Zynq; experiments platform; hardware-software co-design;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Embedded and Real-Time Computing Systems and Applications (RTCSA), 2014 IEEE 20th International Conference on
  • Conference_Location
    Chongqing
  • Type

    conf

  • DOI
    10.1109/RTCSA.2014.6910555
  • Filename
    6910555