Title :
Synthesis and optimization of interface hardware between IP´s operating at different clock frequencies
Author :
Park, Bong-II ; Choi, Hoon ; Park, In-Cheol ; Kyung, Chong-Min
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Korea Adv. Inst. of Sci. & Technol., Seoul, South Korea
Abstract :
In system-on-a-chip design, interfacing of Intellectual Property (IP) blocks is one of the most important issues. Since most IPs are provided by different vendors, they have different interface schemes and different operating frequencies. In this paper, we propose a new interface synthesis method that enables one not only to handle the interface between IPs with different operating frequencies but also to minimize the hardware resource required for the interface. We have demonstrated the proposed algorithm by applying it to a real design example, MP3 decoder, and verified the IIS-to-PCI protocol converter on a real hardware system
Keywords :
computer interfaces; logic CAD; protocols; interface hardware; interface synthesis; protocol converter; system-on-a-chip; Algorithm design and analysis; Application specific integrated circuits; Clocks; Design methodology; Design optimization; Frequency synthesizers; Hardware; Libraries; Protocols; System-on-a-chip;
Conference_Titel :
Computer Design, 2000. Proceedings. 2000 International Conference on
Conference_Location :
Austin, TX
Print_ISBN :
0-7695-0801-4
DOI :
10.1109/ICCD.2000.878331