DocumentCode :
2551775
Title :
Efficient techniques for reducing IDDQ observation time for sequential circuits
Author :
Gami, Yoshinobu Hi ; Saluja, Kewal K. ; Noshita, Kozo Ki
Author_Institution :
Fac. of Eng., Ehime Univ., Matsuyama, Japan
fYear :
1999
fDate :
7-10 Jan 1999
Firstpage :
72
Lastpage :
77
Abstract :
In IDDQ testing, long testing time is one of the significant problems, because IDDQ measurement is a time consuming process. In order to reduce the testing time, it is important do reduce the number of IDDQ observation vectors rather than the number of total test vectors. In this paper we, propose efficient techniques to select small number of IDDQ observation vectors. The proposed techniques are use of a concept of essential vectors and concurrent fault simulation. Experimental results for ISCAS ´89 benchmark circuits show that the proposed technique reduces the number of IDDQ observation vectors with short computational time
Keywords :
fault simulation; logic testing; sequential circuits; IDDQ testing; concurrent fault simulation; observation time; observation vector; sequential circuit; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1999. Proceedings. Twelfth International Conference On
Conference_Location :
Goa
ISSN :
1063-9667
Print_ISBN :
0-7695-0013-7
Type :
conf
DOI :
10.1109/ICVD.1999.745127
Filename :
745127
Link To Document :
بازگشت