DocumentCode :
255315
Title :
Power optimization technique of logic circuit based on distribution of energy
Author :
Sarkar, P. ; Duttagupta, R. ; Chakraborty, S. ; Singh, V.
Author_Institution :
Dept. of Comput. Sci. & Eng., Jadavpur Univ., Kolkata, India
fYear :
2014
fDate :
11-13 Dec. 2014
Firstpage :
1
Lastpage :
5
Abstract :
Power consumption in a digital circuit increases significantly during test mode. The paper proposes a novel technique to minimize the peak power by circuit clustering based on distribution of energy among the scan cells. All the clusters are equally compatible with respect to the number of scan cells and total system energy which is equally divided among the clusters. The final energy of the system becomes substantially lower than the initial energy of the system. This leads to an optimal solution for the clustering algorithm. A polynomial time algorithm is proposed for clustering the circuits. The results for ISCAS89 sequential benchmark circuits show that the proposed method ensures a significant reduction of power consumption in larger circuits at the cost of significantly less overhead as compared to those of the earlier methods.
Keywords :
logic circuits; power consumption; ISCAS89 sequential benchmark circuits; circuit clustering; clustering algorithm; digital circuit; energy distribution; logic circuit; power consumption; power optimization technique; Benchmark testing; Clustering algorithms; Conferences; Power demand; Sequential circuits; Vectors; Very large scale integration; Clusters; Scan Cells; Spurious Transition; System Energy; Transition Factor; Variance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
India Conference (INDICON), 2014 Annual IEEE
Conference_Location :
Pune
Print_ISBN :
978-1-4799-5362-2
Type :
conf
DOI :
10.1109/INDICON.2014.7030407
Filename :
7030407
Link To Document :
بازگشت