DocumentCode :
2554140
Title :
Test Calculation for Logic and Delay Faults in Digital Circuits
Author :
Sziray, József
Author_Institution :
Szechenyi Univ., Gyor
fYear :
2006
fDate :
4-5 Dec. 2006
Firstpage :
20
Lastpage :
32
Abstract :
The paper presents a test calculation principle which serves for producing tests for logic and delay faults in digital circuits. Switch-level logic faults in CMOS circuits are also considered. The delay faults manifest themselves in the incorrect timing behavior of some logic elements within the network. Both single and multiple faults are included. The proposed method handles multivalued logic, where the number of logic values is unlimited. The level of circuit modeling is also allowed to vary in a wide range: switch level, gate level, functional level, register-transfer level are equally allowed. Both combinational and sequential circuits are considered. The principle is comparatively simple, and it yields an opportunity to be realized by an efficient computer program.
Keywords :
CMOS logic circuits; integrated circuit modelling; integrated circuit testing; CMOS circuits; circuit modeling; circuit testing; combinational circuits; digital circuit; sequential circuits; switch-level logic faults; CMOS logic circuits; Circuit faults; Circuit testing; Delay; Digital circuits; Logic circuits; Logic testing; Multivalued logic; Switches; Switching circuits; CMOS transistor structures; Test-pattern calculation; delay faults; functional testing.; logic faults; multi-valued logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microprocessor Test and Verification, 2006. MTV '06. Seventh International Workshop on
Conference_Location :
Austin, TX
ISSN :
1550-4093
Print_ISBN :
0-7695-2839-2
Type :
conf
DOI :
10.1109/MTV.2006.21
Filename :
4197218
Link To Document :
بازگشت