• DocumentCode
    2554417
  • Title

    256-channel integrated neural interface and spatio-temporal signal processor

  • Author

    Aziz, J.N.Y. ; Genov, R. ; Bardakjian, B.L. ; Derchansky, M. ; Carlen, P.L.

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Toronto Univ., Ont.
  • fYear
    2006
  • fDate
    21-24 May 2006
  • Lastpage
    5078
  • Abstract
    We present an architecture and VLSI implementation of a distributed neural interface and spatio-temporal signal processor. The integrated neural interface records neural activity simultaneously on 256 voltage-mode channels. Each channel implements differential signal acquisition, amplification and band-pass filtering. An array of in-channel double-memory sample-and-hold cells stores two 16 times 16 electronic images of distributed neural activity consecutively in time. A column-parallel double sampling circuit performs frame differencing in order to identify spatio-temporal neural activity patterns. A 3 mm times 4.5 mm integrated prototype was fabricated in a 0.35 mum CMOS technology. The functionality of the neural interface was experimentally demonstrated in extracellular in vitro recordings from the hippocampus of mice. The utility of the on-sensory-plane signal processor was validated in simulated wavefront detection performed on experimentally measured distributed neural activity recording
  • Keywords
    CMOS digital integrated circuits; VLSI; amplification; band-pass filters; digital signal processing chips; neurophysiology; sample and hold circuits; signal sampling; 0.35 micron; 3 mm; 4.5 mm; CMOS technology; VLSI; band-pass filtering; differential signal acquisition; distributed neural interface; double-memory sample-and-hold cells; electronic images; extracellular; mice hippocampus; neural activity recording; sampling circuit; signal amplification; spatio-temporal signal processor; wavefront detection; Band pass filters; CMOS technology; Circuits; Filtering; Image sampling; Prototypes; Signal processing; Signal sampling; Very large scale integration; Voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
  • Conference_Location
    Island of Kos
  • Print_ISBN
    0-7803-9389-9
  • Type

    conf

  • DOI
    10.1109/ISCAS.2006.1693773
  • Filename
    1693773