Title :
Application of class-F techniques to the design of efficient frequency multipliers
Author :
Park, Youngcheol ; Lee, Changmin
Author_Institution :
Hankuk Univ. of Foreign Studies, Yongin, South Korea
Abstract :
In this paper, class-F technique is suggested for the design of highly efficient frequency multipliers. In addition, the condition of the minimal power consumption at the drain of a transistor is analyzed for class-F frequency tripler case, and its design technique is introduced. In order to minimize the overlapping period of the drain voltage and current waveforms for higher efficiency, the output harmonic network of the frequency tripler is synthesized, and its maximum efficiency was numerically estimated. Finally, a frequency tripler was designed for the input frequency of 840 MHz and the output of 2.475 GHz, of which the output harmonic impedance was optimized for the minimal overlap of the voltage and current waveforms. As a result, the accurate biasing of a transistor and the proper harmonic suppression networks generated the output conversion gain reached to 9.5 dB with the efficiency of 22.9%, which is a well balanced result between the gain and the efficiency as a frequency tripler.
Keywords :
frequency multipliers; harmonics suppression; network synthesis; class-F techniques; efficiency 22.9 percent; frequency 2.475 GHz; frequency 840 MHz; frequency multipliers design; gain 9.5 dB; harmonic suppression networks; Computer architecture; Energy consumption; Frequency estimation; Frequency synthesizers; Harmonic analysis; Impedance; Network synthesis; Power amplifiers; Power system harmonics; Voltage; Power amplifier; class-F; efficiency; frequency multiplier; harmonic termination;
Conference_Titel :
Microwave Symposium Digest, 2009. MTT '09. IEEE MTT-S International
Conference_Location :
Boston, MA
Print_ISBN :
978-1-4244-2803-8
Electronic_ISBN :
0149-645X
DOI :
10.1109/MWSYM.2009.5165892