Title :
A zero-skipping multi-symbol CAVLC decoder for MPEG-4 AVC/H.264
Author :
Yu, Guo-Shiuan ; Chang, Tian-Sheuan
Author_Institution :
Dept. Electron. Eng., Nat. Chiao-Tung Univ., Hsinchu
Abstract :
This paper presents a high-performance CAVLC decoding VLSI architecture for MPEG-4 AVC/H.264. Instead of just skipping zero block, the proposed design explores the features of CAVLC decoding process to efficient skip possible processes if none needed to be decoded, and can decode multiple symbols in sign and run before stage. The proposed design just needs average 90 cycles for one MB decoding, which can meet real time HDTV requirement and saves 64% of cycle count in average when compared with previous design. The hardware cost is about 13192 gates when synthesized at 125 MHz
Keywords :
VLSI; decoding; high definition television; video coding; 125 MHz; CAVLC decoding; HDTV requirement; MPEG-4 AVC-H.264 coding; VLSI architecture; skipping zero block; Automatic voltage control; Clocks; Decoding; Hardware; MPEG 4 Standard; Merging; Pipeline processing; Statistics; Throughput; Very large scale integration;
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
DOI :
10.1109/ISCAS.2006.1693900