Title :
FPGA-based implementation of hardware technology on Generic Algorithms
Author :
Zhong Wei-Sheng ; Wang Yu-Ti ; Zeng Xiao-Shu
Author_Institution :
Mech. & Electron. Coll., Nanchang Univ., Nanchang
Abstract :
The research on generic algorithms is usually focused on software implement, which is always restricted in terms of high real-time by computer system because it is a serial calculation. This paper introduces a hardware structure on FPGA-based generic algorithms, which programmed by VHDL language. All modules compilation and simulation were performed by Altera Quartussquare 5.0 and were tested on EPIK100QC208-3. The experimental results show that the design achieves the required functions. At the end of this paper, a new idea of paralleled and pipelined hardware structure based on FPGA is presented.
Keywords :
field programmable gate arrays; genetic algorithms; parallel algorithms; pipeline processing; EPIK100QC208-3; FPGA-based genetic algorithm; VHDL language; field programmable gate array; hardware description language; parallel pipeline hardware structure design; Hardware; FPGA; Generic Algorithms; Parallel; Pipeline; VHDL;
Conference_Titel :
Control and Decision Conference, 2008. CCDC 2008. Chinese
Conference_Location :
Yantai, Shandong
Print_ISBN :
978-1-4244-1733-9
Electronic_ISBN :
978-1-4244-1734-6
DOI :
10.1109/CCDC.2008.4597533