DocumentCode :
255738
Title :
FPGA and SoC based VLSI architecture of reversible watermarking using rhombus interpolation by difference expansion
Author :
Ghosh, S. ; Das, N. ; Das, S. ; Maity, S.P. ; Rahaman, H.
Author_Institution :
Sch. of VLSI Technol., IIEST, Howrah, India
fYear :
2014
fDate :
11-13 Dec. 2014
Firstpage :
1
Lastpage :
6
Abstract :
This paper presents a VLSI architecture of rhombus interpolation based reversible watermarking by difference expansion. The proposed architecture have been implemented and tested on Xilinx Virtex-7 FPGA, Zynq SoC (System On Chip) and ultra-scale FPGA platforms. The system is based on the modified rhombus interpolation scheme to embed and extract the copyright protection for medical and military imaging applications. In the reversible watermarking, the embedded watermark can be completely extracted along with the original image in a lossless manner. The experimental result of the proposed architectures of the encoding and decoding process for reversible watermarking is implemented using VIVADO 2014.2. The results for quality factors of the original and watermarked image is obtained using MATLAB R2013a and compared with the result generated from hardware implementation in FPGA, SoC and Ultra-scale platform. The results show the viability of low cost, high speed and real-time use of the proposed VLSI architecture.
Keywords :
VLSI; field programmable gate arrays; interpolation; system-on-chip; watermarking; MATLAB R2013a; VIVADO 2014.2; VLSI architecture; Xilinx Virtex-7 FPGA; Zynq SoC; copyright protection; decoding process; difference expansion; embedded watermark; encoding process; hardware implementation; medical imaging applications; military imaging applications; modified rhombus interpolation scheme; quality factors; real-time use; reversible watermarking; system on chip; ultra-scale platforms; Data mining; Decoding; Hardware; Interpolation; PSNR; Very large scale integration; Watermarking; FPGA; MATLAB R2013a; Reversible Watermarking; SoC; Ultra-scale; VLSI Architecture; Xilinx VIVADO 2014.2;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
India Conference (INDICON), 2014 Annual IEEE
Conference_Location :
Pune
Print_ISBN :
978-1-4799-5362-2
Type :
conf
DOI :
10.1109/INDICON.2014.7030612
Filename :
7030612
Link To Document :
بازگشت