DocumentCode :
2559076
Title :
An efficient yield enhancement from inline defect control and in-situ advanced process control
Author :
Chen, Yi-Ko ; Tso, Selena ; Chang, Chung-I ; Wang, Tings
Author_Institution :
ProMOS Technol. Inc., Hsinchu, Taiwan
fYear :
2004
fDate :
9-10 Sept. 2004
Firstpage :
67
Lastpage :
70
Abstract :
Defects coming from backend metal process always impact device yield seriously, and it is hard to be repaired in the DRAM manufacturing. A good inline monitor mechanism is a key factor to have a fast and stable yield improvement. Most of defect monitors take measurements on some major process layers, due to the limit capacity of inspection tool and cost issue. Sampling monitor has a potential risk to miss some killer defect and cause yield drop. How to effectively find the killer and use an inline monitor mechanism to stop the impact tool or process is very important. This work addresses how to use the defect sampling inspection to control well the metal layer baseline defect and combine with the inline advanced process control (APC) mechanism to in-situ control the killer defects on the non-sampled wafer or non-monitored layer.
Keywords :
DRAM chips; inspection; integrated circuit manufacture; process control; process monitoring; DRAM manufacturing; backend metal process; defect sampling inspection; in-situ advanced process control; inline defect control; inspection tool; killer defect; nonsampled wafer; sampling monitor; Inspection; Manufacturing industries; Manufacturing processes; Monitoring; Optical films; Optical microscopy; Process control; Random access memory; Sampling methods; Scanning electron microscopy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Manufacturing Technology Workshop Proceedings, 2004
Print_ISBN :
0-7803-8469-5
Type :
conf
DOI :
10.1109/SMTW.2004.1393722
Filename :
1393722
Link To Document :
بازگشت