DocumentCode :
2559569
Title :
An approach to scheduling and allocation using regularity extraction
Author :
Rao, D. Sreenivasa ; Kurdahi, Fadi J.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of California, Irvine, CA, USA
fYear :
1993
fDate :
22-25 Feb 1993
Firstpage :
557
Lastpage :
561
Abstract :
The authors propose that an important class of VLSI systems that are characterized by regularity of their descriptions can be efficiently synthesized in a hierarchical fashion. In other words, the regularity can be extracted to abstract the system design, thereby simplifying the complex tasks of behavioral synthesis. Heuristics that extract regularity and explore the design space in a hierarchical fashion are presented and the feasibility of the approach on signal processing systems is demonstrated. Extension of the proposed approach to other synthesis tasks is being investigated
Keywords :
VLSI; data flow graphs; digital filters; elliptic filters; high level synthesis; logic partitioning; scheduling; VLSI systems; allocation; data flow graph; design space; elliptic filters; heuristics; hierarchical fashion; high level synthesis; module selection; regularity extraction; scheduling; signal processing systems; template extraction; Digital signal processing; Flow graphs; Hardware; Processor scheduling; Signal design; Signal processing; Signal processing algorithms; Signal synthesis; Space exploration; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1993, with the European Event in ASIC Design. Proceedings. [4th] European Conference on
Conference_Location :
Paris
Print_ISBN :
0-8186-3410-3
Type :
conf
DOI :
10.1109/EDAC.1993.386416
Filename :
386416
Link To Document :
بازگشت