DocumentCode :
2559746
Title :
Functional timing analysis using ATPG
Author :
Ashar, Pranav ; Malik, Sharad ; Rothweiler, Steven
Author_Institution :
NEC, USA, Princeton, NJ, USA
fYear :
1993
fDate :
22-25 Feb 1993
Firstpage :
506
Lastpage :
510
Abstract :
The authors show how unmodified conventional Automatic Test Pattern Generators (ATPG) for such faults can be used for functional timing analysis without sacrificing computational efficiency in comparison with existing approaches to the same problem. This is a significant result since it permits use of the entire body of work in ATPG for this problem. The procedure can handle any delay model used in logic synthesis and simulation, making it applicable at any level of circuit abstraction during logic synthesis. Preliminary experimental results are presented to show that not only is the proposed procedure practical but in fact is significantly better than competing approaches on troublesome circuits
Keywords :
automatic test software; circuit analysis computing; logic CAD; logic testing; timing; ATPG; computational efficiency; delay model; functional timing analysis; logic simulation; logic synthesis; stuck-at faults; Automatic test pattern generation; Circuit faults; Circuit synthesis; Computational efficiency; Computational modeling; Delay; Logic circuits; Pattern analysis; Test pattern generators; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1993, with the European Event in ASIC Design. Proceedings. [4th] European Conference on
Conference_Location :
Paris
Print_ISBN :
0-8186-3410-3
Type :
conf
DOI :
10.1109/EDAC.1993.386424
Filename :
386424
Link To Document :
بازگشت