DocumentCode :
2559816
Title :
A sub-mW all-digital signal component separator with branch mismatch compensation for OFDM LINC transmitters
Author :
Chen, Tsan-Wen ; Tsai, Ping-Yuan ; Yu, Jui-Yuan ; Lee, Chen-Yi
Author_Institution :
Dept. of Electron. Eng. & Inst. of Electron., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
fYear :
2010
fDate :
8-10 Nov. 2010
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents a sub-mW all-digital signal component separator (SCS) with a novel branch mismatch compensation scheme for OFDM LINC transmitters, including a phase calculator and a digital-control phase shifter (DCPS) pair. This chip is manufactured in 90nm standard CMOS process with active area 0.06mm2. The DCPS can generate phase-modulated signal at IF 100MHz with 8-bit resolution and RMS error 9.33ps (0.34°). The phase calculation can be operated with maximum 50MHz speed at 0.5V supply voltage, resulting in 73.88% power reduction, and the overall SCS power is only 949.5μW. With the aid of this SCS, the branch mismatch compensation scheme provides 0.02dB gain and 0.15° phase fine-tune resolution. The system EVM with 64-QAM OFDM signals is -29.81dB, and the spectrum can pass the mask test of IEEE 802.11a.
Keywords :
OFDM modulation; digital control; low-power electronics; phase shifters; power amplifiers; OFDM LINC transmitters; all-digital signal component separator; branch mismatch compensation; digital-control phase shifter; frequency 100 MHz; phase calculator; power 949.5 muW; voltage 0.5 V; Calculators; Delay; Digital signal processing; OFDM; Power demand; Signal resolution; Transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Circuits Conference (A-SSCC), 2010 IEEE Asian
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-8300-6
Type :
conf
DOI :
10.1109/ASSCC.2010.5716592
Filename :
5716592
Link To Document :
بازگشت