DocumentCode :
2559997
Title :
A Versatile Multimedia Functional Unit Design Using the Spurious Power Suppression Technique
Author :
Chen, Kuan-Hung ; Chen, Yu-Min ; Chu, Yuan-Sun ; Guo, Jiun-In
Author_Institution :
Dept. of Electr. Eng., Nat. Chung Cheng Univ., Chiayi
fYear :
2006
fDate :
13-15 Nov. 2006
Firstpage :
111
Lastpage :
114
Abstract :
This paper presents a versatile multimedia functional unit (VMFU) which can compute six arithmetic operations, i.e. addition, subtraction, multiplication, MAC, interpolation, and SAD with different configurations. The VMFU is constructed on the basis of a row-based modified Booth encoding multiplier which consumes the lowest power among others according to our transistor-level simulations. Besides, we apply the spurious power suppression technique (SPST) to the proposed VMFU to decrease the wasted dynamic power dissipation. From the transistor-level simulations, the proposed VMFU dissipates 0.0142 mW/MHz under a 0.18 mum/1.8V CMOS technology. Adopting the SPST can reduce 24% power consumption with only a 15% area overhead.
Keywords :
CMOS integrated circuits; VLSI; integrated circuit design; low-power electronics; multimedia systems; multiplying circuits; CMOS technology; VLSI design; dynamic power dissipation; row-based modified Booth encoding multiplier; size 0.18 mum; spurious power suppression technique; transistor-level simulation; versatile multimedia functional unit design; voltage 1.8 V; Adders; Arithmetic; CMOS technology; Computational modeling; Dynamic range; Encoding; Energy consumption; Interpolation; Power dissipation; Propagation delay; VLSI design; low-power; multimedia; versatile;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2006. ASSCC 2006. IEEE Asian
Conference_Location :
Hangzhou
Print_ISBN :
0-7803-9734-7
Electronic_ISBN :
0-7803-97375-5
Type :
conf
DOI :
10.1109/ASSCC.2006.357864
Filename :
4197603
Link To Document :
بازگشت