DocumentCode :
2560317
Title :
Technology mapping of mixed polarity Reed-Muller representations
Author :
Lester, N.L.K. ; Saul, J.M.
Author_Institution :
Dept. of Electr. & Electron. Eng., Univ. of Bristol, UK
fYear :
1993
fDate :
22-25 Feb 1993
Firstpage :
305
Lastpage :
309
Abstract :
There is interest in using Reed-Muller forms (exclusive-OR sums of products) as a representation in logic synthesis. There are algorithms available for two-level and multilevel minimization, but there is a lack of techniques for sum of products technology mapping. Two methods are presented: a simple rule-based method which decomposes the representations until they match a gate in the library; and a more sophisticated directed acyclic graph (DAG) mapping method which covers a directed acyclic graph representation of the network with DAG representations of gates from the gate library. Both methods have been implemented, and full sets of results are given. A number of suggestions are made for improving both methods
Keywords :
Boolean functions; directed graphs; logic CAD; logic programming; minimisation of switching nets; directed acyclic graph; exclusive-OR sums of products; logic synthesis; mixed polarity Reed-Muller representations; rule-based method; sum of products technology mapping; Arithmetic; Automatic testing; Circuit synthesis; Circuit testing; Field programmable gate arrays; Libraries; Logic circuits; Logic design; Minimization; Network synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1993, with the European Event in ASIC Design. Proceedings. [4th] European Conference on
Conference_Location :
Paris
Print_ISBN :
0-8186-3410-3
Type :
conf
DOI :
10.1109/EDAC.1993.386458
Filename :
386458
Link To Document :
بازگشت