DocumentCode :
2560482
Title :
Highly-integrated CMOS interface circuits for SiPM-based PET imaging systems
Author :
Dey, Shuvashis ; Lewellen, Thomas K. ; Miyaoka, Robert S. ; Rudell, J.C.
Author_Institution :
Electr. Eng. Dept., Univ. of Washington, Seattle, WA, USA
fYear :
2012
fDate :
Oct. 27 2012-Nov. 3 2012
Firstpage :
3556
Lastpage :
3559
Abstract :
Recent developments in the area of Positron Emission Tomography (PET) detectors using Silicon Photomultipliers (SiPMs) have demonstrated the feasibility of higher resolution PET scanners due to a significant reduction in the detector form factor. The increased detector density requires a proportionally larger number of channels to interface the SiPM array with the backend digital signal processing necessary for eventual image reconstruction. This work presents a CMOS ASIC design for signal reducing readout electronics in support of an 8×8 silicon photomultiplier array. The row/column/diagonal summation circuit significantly reduces the number of required channels, reducing the cost of subsequent digitizing electronics. Current amplifiers are used with a single input from each SiPM cathode. This approach helps to reduce the detector loading, while generating all the necessary row, column and diagonal addressing information. In addition, the single current amplifier used in our Pulse-Positioning architecture facilitates the extraction of pulse timing information. Other components under design at present include a current-mode comparator which enables threshold detection for dark noise current reduction, a transimpedance amplifier and a variable output impedance I/O driver which adapts to a wide range of loading conditions between the ASIC and lines with the off-chip Analog-to-Digital Converters (ADCs).
Keywords :
CMOS integrated circuits; analogue-digital conversion; application specific integrated circuits; biomedical electronics; comparators (circuits); elemental semiconductors; image reconstruction; integrated circuit design; operational amplifiers; photomultipliers; positron emission tomography; readout electronics; silicon; solid scintillation detectors; 8×8 silicon photomultiplier array; CMOS ASIC design; PET scanners; SiPM based PET imaging systems; analog-to-digital converters; backend digital signal processing; current amplifiers; current mode comparator; dark noise current reduction; detector form factor; image reconstruction; integrated CMOS interface circuits; positron emission tomography; pulse timing information; pulse-positioning architecture; readout electronics; threshold detection; transimpedance amplifier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium and Medical Imaging Conference (NSS/MIC), 2012 IEEE
Conference_Location :
Anaheim, CA
ISSN :
1082-3654
Print_ISBN :
978-1-4673-2028-3
Type :
conf
DOI :
10.1109/NSSMIC.2012.6551814
Filename :
6551814
Link To Document :
بازگشت