DocumentCode :
2560561
Title :
An Embedded Programmable Logic Matrix (ePLX) for flexible functions on SoC
Author :
Nakano, Hirofumi ; Iwao, Takenobu ; Hishida, Tomoo ; Shimomura, Hiroshi ; Izumi, Tomonori ; Fujino, Takeshi ; Okuno, Yoshihiro ; Arimoto, Kazutami
Author_Institution :
Renesas Technol. Corp., Hyogo
fYear :
2006
fDate :
13-15 Nov. 2006
Firstpage :
219
Lastpage :
222
Abstract :
In this paper, we propose embedded programmable logic matrix (ePLX) which is suitable for flexible system on chip (SoC). The ePLX architecture is based on the dense two input look-up-table(LUT) array and the hierarchical wiring resources, which are global/local wiring resources and with simple mapping tools. The compile flow of ePLX is also the simple one with the standard design environments, basically. We have verified the advantage of this architecture by programming the function module and mapping the circuits with high usage efficiency and doubling operation speed. The physical architecture of ePLX uses the divided power supply LUT and wiring resources that consists of SRAM with CMOS transfer gate switch elements. These techniques enable to handle the 0.6V level FV controllable programmable devices for the power management SoC. The ePLX can provide the unique additional merits for many applications under the platform design environments.
Keywords :
logic design; programmable logic devices; system-on-chip; CMOS transfer gate switch element; SRAM; SoC; embedded programmable logic matrix; look-up-table array; system on chip; Circuits; Functional programming; Power supplies; Programmable logic arrays; Programmable logic devices; Random access memory; Switches; System-on-a-chip; Table lookup; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2006. ASSCC 2006. IEEE Asian
Conference_Location :
Hangzhou
Print_ISBN :
0-7803-9734-7
Electronic_ISBN :
0-7803-97375-5
Type :
conf
DOI :
10.1109/ASSCC.2006.357890
Filename :
4197629
Link To Document :
بازگشت