DocumentCode :
2560588
Title :
Design on Parallel Structure of DSSS Receiver Using FPGA
Author :
Yang, Jie ; Zhu, Qian
Author_Institution :
Sch. of Inf. & Electron., Beijing Inst. of Technol., Beijing, China
fYear :
2010
fDate :
23-25 Sept. 2010
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, a novel high-speed parallel structure of low-pass filter for filtering and matched algorithm for searching synchronization in DSSS receiver is studied. We extend previous implements for introducing parallelism into the design of Direct Sequence Spread Spectrum (DSSS) receiver. Design techniques, such as parallel structure, optimized compressor cells and pipeline architecture for reducing the hardware resource consumption of multiplier , adder and look-up tables (LUT), use to realize a high-speed processing, precise synchronized and reconfigurable DSSS receiver. The design trade-offs analyzed with ISE 10.1 in detail, including the maximum frequency and number of resources of slices, bonded IOs and GCLKs, and implemented with a XC4VLX160 FPGA device.
Keywords :
field programmable gate arrays; low-pass filters; radio receivers; DSSS receiver; FPGA; direct sequence spread spectrum; hardware resource consumption; high-speed parallel structure; low-pass filter; optimized compressor cells; pipeline architecture; Digital filters; Filtering algorithms; Low pass filters; Matched filters; Receivers; Signal processing algorithms; Spread spectrum communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wireless Communications Networking and Mobile Computing (WiCOM), 2010 6th International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4244-3708-5
Electronic_ISBN :
978-1-4244-3709-2
Type :
conf
DOI :
10.1109/WICOM.2010.5600990
Filename :
5600990
Link To Document :
بازگشت