DocumentCode :
2562264
Title :
Toward high communication performance through compiled communications on a circuit switched interconnection network
Author :
Cappello, F. ; Germain, C.
Author_Institution :
Univ. de Paris-Sud, Orsay, France
fYear :
1995
fDate :
1995
Firstpage :
44
Lastpage :
53
Abstract :
This paper discusses a new principle of interconnection network for massively parallel architectures in the field of numerical computation. The principle is motivated by an analysis of the application features and the need to design new kind of communication networks combining very high bandwidth, very low latency, performance independence to communication pattern or network load and a performance improvement proportional to the hardware performance improvement. Our approach is to associate compiled communications and a circuit switched interconnection network. This paper presents the motivations for this principle, the hardware and software issues and the design of a first prototype. The expected performance are a sustained aggregate bandwidth of more than 500 GBytes/s and an overall latency less than 270 ns, for a large implementation (4K inputs) with the current available technology
Keywords :
communication complexity; multiprocessor interconnection networks; parallel architectures; application features; circuit switched interconnection network; communication networks; communication pattern; compiled communications; high communication performance; massively parallel architectures; network load; numerical computation; Bandwidth; Communication networks; Computer networks; Concurrent computing; Delay; Hardware; Multiprocessor interconnection networks; Parallel architectures; Pattern analysis; Performance analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High-Performance Computer Architecture, 1995. Proceedings., First IEEE Symposium on
Conference_Location :
Raleigh, NC
Print_ISBN :
0-8186-6445-2
Type :
conf
DOI :
10.1109/HPCA.1995.386556
Filename :
386556
Link To Document :
بازگشت