DocumentCode :
2562726
Title :
Parallel Architectures with Small World Network Model
Author :
Mori, Hideki ; Uehara, Minoru ; Matsumoto, Katsuyoshi
Author_Institution :
Toyo Univ., Kawagoe, Japan
fYear :
2015
fDate :
24-27 March 2015
Firstpage :
467
Lastpage :
472
Abstract :
The technology of circuit refinement has achieved a tremendous large-scale integration, so huge VLSI systems have emerged. However, in the huge VLSI systems, various problems, such as latency, power dissipation bottlenecks and clock synchronization of the entire system, must be solved in order to realize a dependable and safe system. Small World Network allows communication between arbitrary nodes where hopping over a small number of nodes is possible in a network with a huge number of nodes. In this paper, our aim is to introduce a parallel architecture with short path communication, featuring a random connection in Small World Network.
Keywords :
VLSI; parallel architectures; peer-to-peer computing; synchronisation; VLSI systems; circuit refinement; clock synchronization; parallel architectures; power dissipation; small world network model; Electronic mail; Parallel processing; Peer-to-peer computing; Power dissipation; Reliability; Synchronization; Very large scale integration; average clustering coefficient; average path length; parallel system; robustness; small world network;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Information Networking and Applications Workshops (WAINA), 2015 IEEE 29th International Conference on
Conference_Location :
Gwangiu
Print_ISBN :
978-1-4799-1774-7
Type :
conf
DOI :
10.1109/WAINA.2015.84
Filename :
7096220
Link To Document :
بازگشت