DocumentCode :
2563344
Title :
FIFO design for a high-speed network interface
Author :
Sathaye, Shirish ; Ramakrishnan, K.K. ; Yang, Henry
Author_Institution :
Network Archit. & Performance, Digital Equipment Corp., Littleton, MA, USA
fYear :
1994
fDate :
1994
Firstpage :
2
Lastpage :
11
Abstract :
We address issues in determining FIFO sizes necessary for high-performance, in an integrated high-speed network interface, using a 100 Mbps Fast Ethernet controller as an example. A detailed analytical model is developed which accounts for system design choices, in addition to network parameters such as packet size and rate. The model yields insight into the impact of system parameters, such memory latency and maximum DMA transfer size, on the size of FIFOs required. The model also shows that the worst-case, in terms of receive-FIFO required, is not necessarily when back-to-back minimum size packets are received, but depends on the system parameters such as maximum DMA transfer size. We also study the possibility of FIFO underflows for the transmit direction
Keywords :
IEEE standards; carrier sense multiple access; computer interfaces; local area networks; network interfaces; network parameters; packet switching; 100 Mbit/s; CSMA/CD; FIFO design; FIFO sizes; FIFO underflows; Fast Ethernet controller; analytical model; high-speed network interface; maximum DMA transfer size; memory latency; network parameters; packet rate; packet size; system design; system parameters; transmit direction; Analytical models; Control systems; Costs; Delay; Ethernet networks; High-speed networks; Network interfaces; Random access memory; Size control; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Local Computer Networks, 1994. Proceedings., 19th Conference on
Conference_Location :
Minneapolis, MN
Print_ISBN :
0-8186-6680-3
Type :
conf
DOI :
10.1109/LCN.1994.386621
Filename :
386621
Link To Document :
بازگشت