DocumentCode :
2563709
Title :
An innovative timing slack monitor for variation tolerant circuits
Author :
Rebaud, B. ; Belleville, M. ; Beigné, E. ; Robert, M. ; Maurine, P. ; Azemard, N.
Author_Institution :
LETI, MINATEC, Grenoble, France
fYear :
2009
fDate :
18-20 May 2009
Firstpage :
215
Lastpage :
218
Abstract :
To deal with variations, statistical methodologies can be completed by monitoring techniques implemented to cope with dynamic variations while keeping optimized operating points. This paper proposes a new monitoring structure, located in parallel of a pre-defined observable flip-flop. This structure, coupled with a specific detection window generation, embedded within the clock-tree, can anticipate timing violations to prevent system failures in real-time. Performances simulated in a 45 nm technology demonstrate a scalable, low power and low area cell which can be easily inserted in a standard CAD flow.
Keywords :
clocks; flip-flops; integrated circuit design; logic CAD; statistical analysis; timing circuits; CAD flow; clock-tree; detection window generation; dynamic variation; flip-flop; innovative timing slack monitor; size 45 nm; statistical methodology; system failure; timing violation; variation tolerant circuit; Circuit simulation; Clocks; Condition monitoring; Design automation; Event detection; Flip-flops; Frequency; Statistical analysis; Temperature sensors; Timing; Adaptation; Clock Tree; Monitor; Performance; Reliability; Timing slack; Variability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IC Design and Technology, 2009. ICICDT '09. IEEE International Conference on
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4244-2933-2
Electronic_ISBN :
978-1-4244-2934-9
Type :
conf
DOI :
10.1109/ICICDT.2009.5166299
Filename :
5166299
Link To Document :
بازگشت