Title :
A wideband 10-bit, 20 Msps pipelined ADC using current-mode signals
Author :
Robertson, Dave ; Real, P. ; Mangelsdorf, Christopher
Author_Institution :
Analog Devices Semicond., Wilmington, MA, USA
Abstract :
A 10-b BiCMOS analog-to-digital converter (ADC) is used to demonstrate a current-mode pipeline system that overcomes some of the limitations of high-speed multiple-flash architectures. Although multistage ADCs are efficient in both die area and power, a track-and-hold amplifier (T/H) is required to prevent the input from changing while a conversion is taking place. If the ADC is pipelined (operating on more than one sample at a time), a T/H is required between each pipeline stage. Additionally, for resolution greater than about 8 b interstage amplification is required. The settling behavior of the T/Hs and amplifiers dominates the performance of these ADCs. To address these problems, a differential current-mode architecture incorporates current-mode T/Hs, obviating the need for interstage amplifiers. The prototype chip achieves 10 b of resolution at 20 Msample/s with an 80-MHz input bandwidth and dissipates 1 W.<>
Keywords :
BIMOS integrated circuits; analogue-digital conversion; pipeline processing; 1 W; 10 bit resolution; 80 MHz; A/D convertor; BiCMOS; current-mode signals; differential current-mode architecture; monolithic IC; pipelined ADC; track/hold amplifier; wideband; Bandwidth; BiCMOS integrated circuits; Linearity; Pipelines; Prototypes; Resistors; Thin film transistors; Transconductance; Voltage; Wideband;
Conference_Titel :
Solid-State Circuits Conference, 1990. Digest of Technical Papers. 37th ISSCC., 1990 IEEE International
Conference_Location :
San Francisco, CA, USA
DOI :
10.1109/ISSCC.1990.110176