DocumentCode :
2565642
Title :
How to (and how not to) write a compact model in Verilog-A
Author :
Coram, Geoffrey J.
Author_Institution :
Analog Devices, Inc., Wilmington, MA, USA
fYear :
2004
fDate :
21-22 Oct. 2004
Firstpage :
97
Lastpage :
106
Abstract :
Verilog-A was recently enhanced to provide greater support for compact modeling. In order for Verilog-A to become the standard language for compact model development and implementation, two more steps are necessary: compact model developers must become familiar with the language, and simulators must run compact models written in Verilog-A almost as quickly and reliably as those hand-coded in C. This work addresses both of these steps: it provides a quick introduction to writing compact models in Verilog-A and, by indicating the sorts of techniques that compact model writers may use, helps simulator vendors understand the sorts of optimizations that are expected from their Verilog-A interfaces.
Keywords :
C language; circuit simulation; hardware description languages; integrated circuit modelling; C language; Verilog-A interfaces; compact modeling; simulator vendors; standard language; Circuit simulation; Councils; Hardware design languages; MATLAB; MOSFET circuits; Mathematical model; Parameter extraction; Software measurement; Standards development; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Behavioral Modeling and Simulation Conference, 2004. BMAS 2004. Proceedings of the 2004 IEEE International
Print_ISBN :
0-7803-8615-9
Type :
conf
DOI :
10.1109/BMAS.2004.1393990
Filename :
1393990
Link To Document :
بازگشت