DocumentCode :
2567113
Title :
Multiple-precision subword-parallel multiplier using correction-value merging technique
Author :
Sun, Yan ; Dong, Lanfei ; Yue, Daheng ; Li, Shaoqing ; Zhang, Minxuan
Author_Institution :
Nat. Univ. of Defense Technol., Changsha
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
48
Lastpage :
51
Abstract :
This paper presents a 64-bit subword-parallel multiplier capable of supporting multiple precisions. The proposed multiplier uses novel correction-value merging technique to perform one 64times64, two 32times32 or four 16times16 bit unsigned/signed multiplication operations in parallel. The multiplier is implemented in 0.18 mum CMOS process. Critical path delay is 2.88 ns and layout area is 1.65 mm2, which are comparable to conventional multipliers.
Keywords :
CMOS integrated circuits; multiplying circuits; CMOS process; correction-value merging technique; critical path delay; multiple-precision subword-parallel multiplier; unsigned/signed multiplication operations; Algorithm design and analysis; CMOS process; Delay estimation; Digital signal processing; Encoding; Hardware; Merging; Multiplexing; Signal design; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415564
Filename :
4415564
Link To Document :
بازگشت