DocumentCode :
2567530
Title :
A low clock swing, power saving and generic technology based D flip-flop with single power supply
Author :
Zhang, Jianjun ; Sun, Yihe
Author_Institution :
Tsinghua Univ., Beijing
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
142
Lastpage :
144
Abstract :
A low power, low clock swing D flip-flop (DFF) based on C2MOS (Clocked CMOS) and sense amplifier (SA) is proposed in this paper. This DFF is extensively applicable as it utilizes generic CMOS technology and needs no additional power supply specially for the clock sub-circuit. Simulation result shows that the average leakage power and dynamic power of this DFF are reduced by 78.73% and 8.74% respectively, with the delay slightly smaller, with the clock swing as low as 658 mV (under 1.8 V supply).
Keywords :
CMOS integrated circuits; clocks; flip-flops; D flip-flop; clock subcircuit; generic CMOS technology; low clock swing; sense amplifier; single power supply; CMOS technology; Capacitance; Clocks; Delay; Digital systems; Energy consumption; Flip-flops; Leakage current; Power supplies; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415587
Filename :
4415587
Link To Document :
بازگشت