DocumentCode :
2567651
Title :
Design and implementation of a high-speed reconfigurable multiplier
Author :
Li, Wei ; Dai, Zi-bin ; Meng, Tao ; Ren, Qiao
Author_Institution :
PLA Inf. Eng. Univ., Zhengzhou
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
177
Lastpage :
180
Abstract :
On the basis of analyzing the theory of multiplication operation in block ciphers and modular multiplication algorithms of different operation width, this paper present a high-speed reconfigurable multiplier, which can be reconfigured to perform 16-bit, 32-bit multiplication and modulo 216+1 multiplication operation, and then optimize each critical block. The design is realized using Altera´s FPGA. Synthesis, placement and routing of reconfigurable multiplier have accomplished on 0.18 mum SMIC technology. The result proves that the propagation time of the critical path is 2.84 ns. The reconfigurable multiplier is able to achieve relatively high performance in the block cipher algorithms processing.
Keywords :
field programmable gate arrays; high-speed integrated circuits; logic design; multiplying circuits; reconfigurable architectures; Altera´s FPGA; SMIC technology; block ciphers; high-speed reconfigurable multiplier; multiplication algorithms; size 0.18 mum; time 2.84 ns; word length 16 bit; word length 32 bit; Adders; Algorithm design and analysis; Delay effects; Design engineering; Design optimization; Frequency; Hardware; Performance analysis; Programmable logic arrays; VHF circuits; Ling adder; booth algorithm; leapfrog Wallace tree; multiplier; reconfigurable;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415596
Filename :
4415596
Link To Document :
بازگشت