DocumentCode :
2567832
Title :
Efficient architecture for two-dimensional discrete wavelet transform based on lifting scheme
Author :
Cao, Peng ; Guo, Xin ; Wang, Chao ; Li, Jie
Author_Institution :
Southeast Univ., Nanjing
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
225
Lastpage :
228
Abstract :
Efficient 2-D line-based pipeline architecture for 5/3 and 9/7 DWT is proposed in this paper. The input sequence of the inter-row and intra-row samples is reordered and the folding technique is employed to reduce the hardware cost of the 1-D architecture, which achieves the critical path of one multiplier delay and can operate at over 180 MHz under SMIC 0.18um. For an N*N image, the 2-D DWT architecture requires only 3.5 N internal buffer for 5/3 DWT and 5.5 N for 9/7 DWT with delay registers of the 1-D DWT replaced by the temporal buffer. Compared with the others, the proposed architectures can achieve the same delay constraint with less arithmetic resource and internal buffer. The design is regular and well suited for VLSI implementation.
Keywords :
VLSI; discrete wavelet transforms; pipeline arithmetic; 1D architecture; 2D discrete wavelet transform; VLSI implementation; efficient 2D line-based pipeline architecture; folding technique; lifting scheme; multiplier delay; Costs; Delay; Discrete wavelet transforms; Filter bank; Hardware; Image coding; Matrix decomposition; Two dimensional displays; Very large scale integration; Wavelet transforms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415608
Filename :
4415608
Link To Document :
بازگشت