DocumentCode :
2567854
Title :
Low-power implementations of DSP through operand isolation and clock gating
Author :
Chao, Jun ; Zhao, Yixin ; Wang, Zhijun ; Mai, Songping ; Zhang, Chun
Author_Institution :
Tsinghua Univ., Beiijng
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
229
Lastpage :
232
Abstract :
The advent of implantable devices such as digital cochlea has made low power circuit design an increasingly important research area. In this paper, we utilize the operand isolation to save power dissipation in data-path by reducing unnecessary switching activity and clock gating to reduce redundant power dissipation in registers of our DSP which is used for implantable digital cochlea. Experimental result from running application program on our design shows 27.64% reduction in dynamic switching power with no increase in critical path delay and only 2.10% area overhead.
Keywords :
digital signal processing chips; hearing aids; low-power electronics; DSP; clock gating; digital cochlea; implantable devices; low power circuit design; low-power implementations; operand isolation; redundant power dissipation; Chaos; Circuits; Clocks; Digital signal processing; Energy consumption; Microelectronics; Multiplexing; Power dissipation; Power system reliability; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415609
Filename :
4415609
Link To Document :
بازگشت