Title :
Analysis and software implementation of a robust synchronizing circuit PLL circuit
Author :
Costa, Diogo R., Jr. ; Rolim, Luis G B ; Aredes, Mauricio
Author_Institution :
Cidade Univ., Rio de Janeiro, Brazil
Abstract :
This paper presents the analysis and software implementation of a robust synchronizing circuit - PLL circuit - designed for using in the controller of active power line conditioners. The basic problem consists in designing a PLL circuit that can track accurately and continuously the positive-sequence component at the fundamental frequency and its phase angle, even when the system voltage of the bus, to which the active power line conditioner is connected, is distorted and/or unbalanced. The fundaments of the PLL circuit are discussed. It is shown that the PLL can fail in tracking the system voltage during the startup, under some adverse conditions. Moreover, it is shown that oscillations caused by the presence of sub-harmonics can be very critical and can pull the stable point of operation synchronized to that sub-harmonic frequency. Oscillations at the reference input are also discussed, and the solution of this problem is presented. Finally, experimental and simulation results are shown and compared.
Keywords :
circuit oscillations; electronic engineering computing; phase locked loops; synchronisation; PLL circuit; active power line conditioners; oscillations; phase-lock loop; positive-sequence component; robust synchronizing circuit; software implementation; sub-harmonic frequency; system voltage; Active filters; Circuits; Detectors; Frequency synchronization; Phase detection; Phase locked loops; Robust control; Robustness; Voltage; Voltage-controlled oscillators;
Conference_Titel :
Industrial Electronics, 2003. ISIE '03. 2003 IEEE International Symposium on
Print_ISBN :
0-7803-7912-8
DOI :
10.1109/ISIE.2003.1267261