Title :
A 10-b 80Ms/s time-interleaved pipeline ADC using partially opamp sharing Scheme
Author :
Junmin, Cao ; Zhongjian, Chen ; Wengao, Lu ; Baoying, Zhao
Author_Institution :
Peking Univ., Beijing
Abstract :
A 10-bit 80 MS/s two-channel time-interleaved pipeline analog-digital converter is presented. Nonlinearity and Mismatch between the channels are minimized by applying partially opamp sharing scheme. And a dedicated double-sampling SHA is employed to eliminate time skew between the channels. The converter architecture is also optimized for power dissipation by employing dynamic comparator and stage scaling down technology. Simulated with 0.5 um technology, the ADC dissipates 210 mw of power from a 5 v supply, and achieves a peak SNDR of 56 dB at 80 Ms/s.
Keywords :
analogue-digital conversion; comparators (circuits); operational amplifiers; double-sampling SHA; dynamic comparator; nonlinearity; partially opamp sharing; pipeline analog-digital converter; power dissipation; stage scaling down technology; storage capacity 10 bit; time-interleaved analog-digital converter; Analog-digital conversion; Calibration; Circuits; Energy consumption; Microelectronics; Noise reduction; Phase modulation; Pipelines; Sampling methods; Signal to noise ratio;
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
DOI :
10.1109/ICASIC.2007.4415616