DocumentCode :
2568009
Title :
Low-power CMOS folding and interpolating ADC with a fully-folding technique
Author :
Liu, Zhen ; Wang, Yuan ; Jia, Song ; Ji, Lijiu ; Zhang, Xing
Author_Institution :
Peking Univ., Beijing
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
265
Lastpage :
268
Abstract :
A 8-bit 150 MHz low-power CMOS folding and interpolating analog-to-digital converter with a fully-folding technique is designed in a 0.35 mum standard digital CMOS process. Folding circuits are not only used in fine converter but also in coarse one and in bit synchronization block to reduce the number of comparators for low power. A novel bit synchronization architecture based on folding circuits is presented. A low-power encoder using a novel arithmetic is adopted. The total power dissipation is merely 65 mW at a 3.3 V supply.
Keywords :
CMOS integrated circuits; analogue-digital conversion; CMOS folding; folding circuits; frequency 150 MHz; fully-folding technique; interpolating ADC; low-power encoder; power 65 mW; voltage 3.3 V; word length 8 bit; Analog-digital conversion; Arithmetic; Binary codes; CMOS process; Circuits; Embedded system; Interpolation; Microelectronics; Power dissipation; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415618
Filename :
4415618
Link To Document :
بازگشت