DocumentCode :
2568223
Title :
Fractional-N phase locked loop design and applications
Author :
Gu, Richard ; Ramaswamy, Sridhar
Author_Institution :
Texas Instrum., Dallas
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
327
Lastpage :
332
Abstract :
This paper presents fractional-N sigma-delta phase locked loop (PLL) applications and design. Applications focus primarily on wireless communication and clock synthesizers. Fractional-N PLL architectures are described in detail. The performance of multi-stage noise shaping (MASH) and single-loop sigma-delta modulators is compared. Constraints on PLL loop bandwidth while using sigma-delta modulators is discussed. The causes of fractional spurs and spur reduction techniques are demonstrated.
Keywords :
circuit noise; frequency synthesizers; phase locked loops; sigma-delta modulation; wireless channels; PLL loop bandwidth; clock synthesizer; fractional-N sigma-delta phase locked loop; multistage noise shaping; single-loop sigma-delta modulator; wireless communication; Bandwidth; Clocks; Delta-sigma modulation; Frequency synthesizers; Multi-stage noise shaping; Oscillators; Phase locked loops; Phase noise; Wireless LAN; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415633
Filename :
4415633
Link To Document :
بازگشت