DocumentCode :
2568276
Title :
FPGA level in-hardware verification for DO-254 compliance
Author :
De Luna, Louie ; Zalewski, Zibi
Author_Institution :
DO-254, Aldec, Henderson, NV, USA
fYear :
2011
fDate :
16-20 Oct. 2011
Abstract :
RTCA/DO-254, "Design Assurance Guidance for Airborne Electronic Hardware" [1] is currently enforced by the FAA via the Advisory Circular (AC) 20-152 [2] as a means of compliance and guidance for the design assurance of complex electronic hardware such as FPGAs, PLDs and ASICs in airborne systems. RTCA/DO-254 Section 6 (Verification Process) defines a set of verification objectives and methods that present several new challenges to design and verification engineers of airborne electronic hardware. This paper points out the most significant challenges that can be encountered during the hardware verification process of FPGA designs under DO-254 guidelines. More importantly, this paper proposes a verification methodology that replays RTL simulation during hardware testing at full speed utilizing the same simulation testbench as test vectors.
Keywords :
field programmable gate arrays; space vehicle electronics; ASIC; FPGA level in-hard verification; PLD; RTCA-DO-254 section 6; RTL simulation; airborne electronic hardware; airborne systems; design assurance guidance; hardware testing; hardware verification process; verification engineers; Analytical models; Clocks; Field programmable gate arrays; Hardware; Simulation; Testing; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital Avionics Systems Conference (DASC), 2011 IEEE/AIAA 30th
Conference_Location :
Seattle, WA
ISSN :
2155-7195
Print_ISBN :
978-1-61284-797-9
Type :
conf
DOI :
10.1109/DASC.2011.6096130
Filename :
6096130
Link To Document :
بازگشت