DocumentCode :
2568886
Title :
A low-power, high-speed open-loop residue amplifier for pipelined ADCs with digital calibration
Author :
Zhang, Hong ; Chen, Guican ; Cheng, Jun ; Jia, Huayu
Author_Institution :
Xi´´an Jiaotong Univ., Xi´´an
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
469
Lastpage :
472
Abstract :
This paper presents a new open-loop residue amplifier for low power, high speed pipelined ADCs with digital calibration. In order to reduce the variance of the amplifier´s gain from the influences of temperature and technology, a replica amplifier and a differential difference amplifier (DDA) are used to control the transconductances of the amplifier´s input transistors. Because common-mode control circuit is not needed, the stability and response speed of the amplifier are improved. Designed in a 0.18 mum CMOS technology, the open-loop amplifier consumes only 5.6 mW at a 1.8 V supply voltage. Simulation results show that the variance of gain and the linearity of the output meet the requirements of the calibration algorithm. The pipelined ADC using this open-loop residue amplifier achieves 12-bit, 40MS/s conversion through carrying out digital calibration.
Keywords :
calibration; differential amplifiers; gain control; high-speed integrated circuits; differential difference amplifier; digital calibration; low-power high-speed open-loop residue amplifier; pipelined ADC; replica amplifier; CMOS technology; Calibration; Circuit simulation; Circuit stability; Differential amplifiers; High power amplifiers; Linearity; Open loop systems; Temperature control; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415669
Filename :
4415669
Link To Document :
بازگشت