DocumentCode :
2569012
Title :
A high efficient analog charge delay line for high performance CMOS readout integrated circuits with TDI function
Author :
Lu, Wangao ; Chen, Zhongjian ; Tang, Ju ; Wang, Yuan ; Zhang, Yacong ; Ji, Liju
Author_Institution :
Peking Univ., Beijing
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
502
Lastpage :
505
Abstract :
A high efficient analog charge delay line (ACDL) is proposed in this paper. We can use these analog delay lines to realize high performance CMOS readout integrated circuits (ROIC) with time delay integration (TDI) function. A CMOS ROIC for 288 times 4 IRFPA were designed, manufactured, and tested. The chip has 4 video outputs, whose pixel frequency is 4~5MHz (for 384 times 288 format, its frame frequency can achieve 160 Hz). Test results show this chip has high dynamic range (>78 dB), high linearity (>99.5%), and high uniformity (96.8%). (TDI) function.
Keywords :
CMOS analogue integrated circuits; delays; readout electronics; CMOS readout integrated circuits; ROIC; TDI function; analog charge delay line; time delay integration; Analog integrated circuits; CMOS analog integrated circuits; CMOS integrated circuits; Circuit testing; Delay effects; Delay lines; Dynamic range; Frequency; Linearity; Manufacturing; ROIC; TDI; analog charge delay line;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415677
Filename :
4415677
Link To Document :
بازگشت