DocumentCode :
2569293
Title :
A calibration architecture for improving the performance of time-interleaved ADC
Author :
Long, ShanLi ; WU, JianHui ; Zhang, YunZhu ; Shi, Longxing
Author_Institution :
Southeast Univ., Nanjing
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
577
Lastpage :
580
Abstract :
A well known problem of time-interleaved analog-to-digital converters is the matching between the channels of the converter. The random mismatch of components between the channels affects the accuracy of the converter especially for high-resolution converters. In this paper, a digital self-calibration is proposed based on least mean square (LMS) algorithm for canceling the offset and gain mismatches. And a global sampling clock using feed-forward compensates for the bottom-plate sampling skew. Simulations on the four-channel time-interleaved pipelined ADC shows that after calibration, the converter could attain 10-bit accuracy successfully.
Keywords :
analogue-digital conversion; calibration; feedforward; least mean squares methods; analog-to-digital converters; bottom-plate sampling skew; digital self-calibration; feed-forward; global sampling clock; high-resolution converters; least mean square algorithm; time-interleaved ADC; Analog-digital conversion; Application specific integrated circuits; Calibration; Clocks; Degradation; Frequency conversion; Image sampling; Least squares approximation; Sampling methods; Systems engineering and theory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415696
Filename :
4415696
Link To Document :
بازگشت