Title :
A parallel serial filtering mixed advanced ID interpolation architecture for AVS
Author :
Luo, Kai ; Li, Dongxiao ; Dai, Yu ; Zhu, Zheng ; Zhang, Ming
Author_Institution :
Zhejiang Univ., Hangzhou
Abstract :
This paper presents an advanced ID interpolation architecture for AVS video coding standard. Previous approaches have demerit of low data throughput. The proposed design parallel filters the horizontal data and serial filters the vertical data, thus greatly improve the throughput. Experimental result shows it outperforms conventional designs in processing cycle and chip area. The prototype design costs 26.2 K gates when synthesized at 108 MHz using 0.18 mum CMOS technology.
Keywords :
CMOS integrated circuits; code standards; data handling; integrated circuit design; interpolation; video coding; AVS; CMOS technology; advanced ID interpolation; advanced video coding standard; chip area design; data throughput; frequency 108 MHz; parallel filters; processing cycle; serial filters; size 0.18 mum; CMOS technology; Costs; Delay; Filtering; Filters; Interpolation; Prototypes; Switches; Throughput; Video coding;
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
DOI :
10.1109/ICASIC.2007.4415742