DocumentCode :
2570032
Title :
An application specific matrix processor for signal subspace based speech enhancement in noise robust speech recognition applications
Author :
Natarajan, Karthikeyan ; Arun, S. ; Murugaraj, K. ; John, Mala
Author_Institution :
Anna Univ., Chennai
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
766
Lastpage :
769
Abstract :
This work proposes the implementation of an energy efficient application specific matrix processor for speech enhancement in noisy speech recognition applications. This implementation considers speech enhancement through signal subspace based speech enhancement algorithm based on Frobenius norm constrained Singular Value Decomposition. The Singular Value Decomposition unit is used in time multiplexed fashion to perform noise reduction during feature extraction stage and it is also used for matrix inversion of the block diagonal covariance matrices for the final speech recognition block. This processor along with a 4 state Continuous Hidden Markov Model based hardware speech recognizer achieves a recognition performance improvement of 5% in noisy environments. Word samples from AN4 database is used to test the speech recognizer which has got a recognition accuracy of 96.8%. The FPGA prototyping of the above noise enhancement algorithm using the ASIP accelerator was carried out in Altera FPGA with NIOS processor.
Keywords :
covariance matrices; feature extraction; field programmable gate arrays; hidden Markov models; matrix inversion; singular value decomposition; speech enhancement; speech recognition; ASIP accelerator; Altera FPGA; FPGA prototyping; Frobenius norm; NIOS processor; application specific matrix processor; block diagonal covariance matrices; feature extraction; hidden Markov model; matrix inversion; noise reduction; noise robust speech recognition; signal subspace; singular value decomposition; speech enhancement; Covariance matrix; Energy efficiency; Field programmable gate arrays; Matrix decomposition; Noise robustness; Signal processing; Singular value decomposition; Speech enhancement; Speech recognition; Working environment noise; Hidden Markov Model (HMM); Matrix Processor; Singular Value Decomposition (SVD); Speech Enhancement; Speech Recognition; System on Chip (SOC); Ultra Large Scale Integration (ULSI);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415743
Filename :
4415743
Link To Document :
بازگشت