DocumentCode :
2570075
Title :
A Novel reconfigurable VLSI architecture for motion estimation
Author :
Wei, Cao ; Hui, Hou ; Mei, Lai Jin ; Gang, Mao Zhi ; Rong, Tong Jia ; Hao, Min
Author_Institution :
Fudan Univ., Shanghai
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
774
Lastpage :
777
Abstract :
A new reconfigurable multi-BMA VLSI architecture was proposed to select different levels of trade-off between video quality, computing complexity and power for power aware applications. The architecture can reuse the smaller blocks´ SADs to calculate 41 motion vectors of a 16times16 block in parallel for H.264´s VBSME. TSMC 0.18 um CMOS technology was adopted and the circuit´s power consumption can be changed between 13.8 and 247 mW with the typical algorithms. Under a clock frequency of 157 Mhz, the architecture allows the real-time processing of VGA at 30 fps with FS in a search range [-16, +15] at the high level.
Keywords :
CMOS integrated circuits; VLSI; computational complexity; motion estimation; video signal processing; CMOS technology; H.264 VBSME; computing complexity; motion estimation; multi-BMA; reconfigurable VLSI architecture; video quality; CMOS technology; Circuits; Clocks; Computer architecture; Energy consumption; Frequency; Image quality; Motion estimation; Switches; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415745
Filename :
4415745
Link To Document :
بازگشت