DocumentCode :
2570096
Title :
Cost efficient propagate partial SAD architecture for integer motion estimation in H.264/AVC
Author :
Huang, Yiqing ; Liu, Zhenyu ; Goto, Satoshi ; Ikenaga, Takeshi
Author_Institution :
Waseda Univ., Kitakyushu
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
782
Lastpage :
785
Abstract :
The latest video coding standard H.264/AVC covers a wide range of applications from QCIF to HDTV. In case of HDTV, subsampling technique is widely adopted to reduce hardware cost with little video quality degradation. Moreover, experiments show that contribution of small inter search modes to video quality is trivial so that mode reduction can help to further reduce hardware cost. This paper proposes a cost efficient Propagate Partial SAD architecture for HDTV application. The highly pipelined feature of proposed architecture makes it robust to high speed impact. Compared with widely used SAD Tree structure, the proposed cost efficient structure which adopts subsampling and inter search mode reduction can reduce averagely 23.88% hardware cost with negligible video quality loss. With TSMC 0.18 mum CMOS 1P6M standard cell library, the maximum clock speed of this design is 233 MHz in worst work condition (1.62, 125degC).
Keywords :
high definition television; motion estimation; trees (mathematics); video coding; CMOS; H.264-AVC; HDTV application; SAD tree structure; TSMC; hardware cost reduction; integer motion estimation; intersearch mode reduction; partial SAD architecture propagation; video coding standard; Automatic voltage control; Costs; Degradation; HDTV; Hardware; Libraries; Motion estimation; Robustness; Tree data structures; Video coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415747
Filename :
4415747
Link To Document :
بازگشت