Title :
An MBOK-UWB SoC transceiver in 0.181μm CMOS technology
Author :
Zhang, Sheng ; Zhang, Jianliang ; Liu, Mengmeng ; Wang, Shuo ; Heng, Liang ; Zhou, Runde
Author_Institution :
Tsinghua Univ., Beijing
Abstract :
A system-on-a-chip (SoC) pulse-based MBOK-UWB transceiver for high-speed wireless transmission is presented in this paper. The system achieves the data rate of 100 Mbps. The digital baseband implements RAKE receiving architecture, with M-ary bi-orthogonal keying (MB OK) spread spectrum modulation, low-density parity-check (LDPC) error-correct coding and Ethernet interface. The front-end circuits include low-power pulse generator, 3~5GHz wideband low-noise amplifier (LNA) and 1 Gsps 4 bit flash analog-to-digital converter (ADC). These modules of proposed SoC has been designed and fabricated in HJTC 0.18 mum 1P6M CMOS technology. The baseband had been designed and implemented in one Xilinx FPGA.
Keywords :
CMOS digital integrated circuits; MMIC amplifiers; analogue-digital conversion; error correction codes; low noise amplifiers; parity check codes; radio receivers; spread spectrum communication; system-on-chip; transceivers; ultra wideband communication; ADC; CMOS technology; Ethernet generator; LDPC; LNA; M-ary bi-orthogonal keying; MBOK-UWB SoC transceiver; RAKE receiving architecture; analog-to-digital converter; frequency 3 GHz to 5 GHz; high-speed wireless transmission; low-density parity-check error-correct coding; size 0.18 mum; spread spectrum modulation; system-on-a-chip; wideband low-noise amplifier; Baseband; CMOS technology; Circuits; Digital modulation; Ethernet networks; Modulation coding; Parity check codes; Spread spectrum communication; System-on-a-chip; Transceivers;
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
DOI :
10.1109/ICASIC.2007.4415759