Title :
A new high throughput VLSI architecture for H.264 transform and quantization
Author :
Chungan, Peng ; Dunshan, Yu ; Xixin, Cao ; Shimin, Sheng
Author_Institution :
Peking Univ., Beijing
Abstract :
Hybrid transform and scalar quantization is a key component in ITU-T H.264, and mathematic analysis and decomposition are elaborately made for its hardware implementation, the calculation process is simplified, all time-consuming and hardware expensive multiplication and division are avoided effectively. A new block parallel VLSI architecture mainly containing a 2D direct hybrid transform engine and a full wiring 52-level scalar quantizer is proposed. It is very suitable for pipeline acceleration, and the block throughput rate can reach 156 M/s with one register row inserted, which can satisfy 4096times2304@150 Hz digital video coding in real-time easily, even all macroblocks are predicted with intra_16times16 mode.
Keywords :
VLSI; mathematical analysis; quantisation (signal); video coding; H.264 transform; ITU-T H.264; VLSI architecture; bit rate 156 Mbit/s; digital video coding; frequency 150 Hz; hybrid transform; mathematical analysis; scalar quantization; Acceleration; Engines; Hardware; Mathematics; Pipelines; Quantization; Throughput; Very large scale integration; Video coding; Wiring;
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
DOI :
10.1109/ICASIC.2007.4415789