Title :
Embedded SRAM circuit design technologies for a 45nm and beyond
Author :
Yamauchi, Hiroyuki
Author_Institution :
Fukuoka Inst. of Technol., Fukuoka
Abstract :
This paper describes what has been happening in SRAM scaling trend in terms of bit-cell size and operating voltage (Vdd) since 65 nm process generation. The key design solutions to extend a 6T SRAM lifetime are reviewed and discussed including a possible bit cell scaling trend comparing with an 8T SRAM as one of the successors. Each dependency of 3 key margins of write margin (WRM), static noise margin (SNM), and cell current (Icell) on the scaling ratio of Vdd and MOSFET channel feature size has been shown to clarify the real issues in the scaling. The bit cell area scaling trends of 6T and 8T SRAMs are predicted. It has been shown that the area of 6T will be getting closer to that of 8T at 32 nm and should cross over around 22 nm. In addition, design solutions to brake on runaway leakage increasing with scaling threshold voltage (Vt) and gate oxide thickness are reviewed and discussed.
Keywords :
MOSFET; SRAM chips; MOSFET; SRAM scaling trend; bit-cell size; cell current; embedded SRAM circuit design; gate oxide thickness; runaway leakage; scaling threshold voltage; static noise margin; write margin; Circuit synthesis; Computer science; Design engineering; MOS devices; MOSFET circuits; Moore´s Law; Random access memory; Signal to noise ratio; Threshold voltage; Very large scale integration;
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
DOI :
10.1109/ICASIC.2007.4415808