DocumentCode :
2571215
Title :
Self-checking and fail-safe LSIs by intra-chip redundancy
Author :
Kanekawa, Nobuyasu ; Nohmi, Makoto ; Satoh, Yoshimichi ; Satoh, Hiroshi
Author_Institution :
Res. Lab., Hitachi Ltd., Japan
fYear :
1996
fDate :
25-27 Jun 1996
Firstpage :
426
Lastpage :
430
Abstract :
The paper describes self checking LSIs realized by intra chip redundancy. Self checking comparators within the self checking LSI chips monitor the operation of redundant functional blocks to ensure the functionality of the LSIs. Spatial diversity and time diversity minimize correlated faults among redundant functional blocks, which may reduce fault detection coverage because of coincident faults. This approach allows advantage to be taken of the merits of today´s most advanced LSI technologies. That is, higher performance, higher gate density, smaller dimensions, lower power consumption, and lower failure rate, in critical applications. In addition, this approach is well suited to contemporary design automation systems, and can enjoy their merits. The self checking LSIs were developed for experimental purposes and they will be applied to other fault tolerant applications in the future. In addition, the concept of intra chip redundancy is also employed for fail safe LSIs as one technique to ensure their fail safe features. The fail safe LSIs will be applied to train control systems in Japan in the near future
Keywords :
built-in self test; circuit CAD; comparators (circuits); digital integrated circuits; fault tolerant computing; integrated circuit testing; large scale integration; redundancy; reliability; advanced LSI technologies; contemporary design automation systems; critical applications; fail safe LSIs; fault detection coverage; fault tolerant applications; intra chip redundancy; redundant functional blocks; self checking LSIs; self checking comparators; spatial diversity; time diversity; train control systems; Circuit faults; Condition monitoring; Delay; Energy consumption; Fault detection; Frequency; Laboratories; Large scale integration; Logic design; Redundancy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Fault Tolerant Computing, 1996., Proceedings of Annual Symposium on
Conference_Location :
Sendai
ISSN :
0731-3071
Print_ISBN :
0-8186-7262-5
Type :
conf
DOI :
10.1109/FTCS.1996.534628
Filename :
534628
Link To Document :
بازگشت