DocumentCode
2572078
Title
A network-on-Chip system-level simulation environment supporting asynchronous router
Author
Xin, Ling ; Choy, Chiu-Sing
Author_Institution
Chinese Univ. of Hong Kong, Shatin
fYear
2007
fDate
22-25 Oct. 2007
Firstpage
1241
Lastpage
1244
Abstract
Use of asynchronous packet-switching routers in network on chip (NoC) provides better network performance in terms of low minimum latency, power consumption and high average throughput. Since asynchronous mode of operation cannot be naturally simulated in high level language which is implicitly synchronous, one has to resort to RTL modeling where physical delay can be accounted for. With complexity expected in NoC design, this method will be very time consuming. This paper presents a system-level simulation environment that overcomes this dilemma. The simulation framework introduced some special methods to enable the fast simulation of the asynchronous transfer communication. It can be configured to support most asynchronous NoC networks and also handles various communication resources. In all, it simplifies the design flow of an asynchronous NoC design.
Keywords
asynchronous transfer mode; circuit simulation; integrated circuit modelling; network-on-chip; packet switching; telecommunication network routing; RTL modeling; asynchronous packet-switching routers; asynchronous transfer communication; network-on-chip; physical delay; system-level simulation; Asynchronous communication; Clocks; Delay; Frequency; Hardware; Network-on-a-chip; Power system modeling; Scalability; System-on-a-chip; Timing;
fLanguage
English
Publisher
ieee
Conference_Titel
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location
Guilin
Print_ISBN
978-1-4244-1132-0
Electronic_ISBN
978-1-4244-1132-0
Type
conf
DOI
10.1109/ICASIC.2007.4415860
Filename
4415860
Link To Document