DocumentCode
2572084
Title
Compact delay modeling of latch-based threshold logic gates
Author
Padure, Macius ; Cotofana, Sorin ; Dan, Claudius ; Vassiliadis, Stamatis ; Bodea, Mircea
Author_Institution
Bucharest Univ., Romania
Volume
2
fYear
2002
fDate
2002
Firstpage
317
Abstract
In this paper we propose a new compact static delay model for latch-based CMOS threshold logic gates. The particular effects captured by the model are. the dependency of the delay on threshold (data) values and the dependency of the delay vs. capacitive loading. The model parameters were extracted from several Threshold logic gate setups and the delay predicted by the model fora computer arithmetic basic circuit fully agree with circuit simulations.
Keywords
CMOS logic circuits; delay circuits; integrated circuit modelling; threshold logic; capacitive loading; compact delay modeling; computer arithmetic basic circuit; delay dependency; latch-based CMOS threshold logic gates; CMOS logic circuits; Circuit simulation; Data mining; Delay effects; Digital arithmetic; Load modeling; Logic circuits; Logic gates; Predictive models; Semiconductor device modeling;
fLanguage
English
Publisher
ieee
Conference_Titel
Semiconductor Conference, 2002. CAS 2002 Proceedings. International
Print_ISBN
0-7803-7440-1
Type
conf
DOI
10.1109/SMICND.2002.1105858
Filename
1105858
Link To Document