DocumentCode :
2572829
Title :
A highly efficient modeling style for heterogeneous bus architectures
Author :
Ariyamparambath, Manoj ; Bussaglia, Denis ; Reinkemeier, Bernd ; Kogel, Tim ; Kempf, Torsten
Author_Institution :
Solutions Group, Synopsys Inc., Mountain View, CA, USA
fYear :
2003
fDate :
19-21 Nov. 2003
Firstpage :
83
Lastpage :
87
Abstract :
The ever increasing complexity and heterogeneity of modern systems-on-chip designs demands validation of the system performance as early as possible. The on-chip bus architectures play an important role to meet the design performance. Today many heterogeneous on-chip bus architectures are defined to address the design exploration. In this paper we introduce an efficient modeling style of heterogeneous bus architectures at high levels of abstraction. We capture different bus architectures by using a generic, parametrizable bus model, which captures performance issues without significant loss of accuracy. Our modeling style is based on the system C language, a special channel library and attached coding style. The combination provides the ground layer for the efficient and fast simulation, which in turn enables the validation of the functionality and performance of the system at high abstraction levels. The approach has been successfully used from defining the executable specification at the functional level to the architecture explorations with HW/SW integration for an IPv4 router with quality of support, design example.
Keywords :
C language; circuit complexity; digital circuits; software libraries; system buses; system-on-chip; HW-SW integration; IPv4 router; channel library; executable specification; generic bus model; heterogeneous bus architectures; high abstraction levels; on-chip bus architectures; parametrizable bus model; system C language; system performance validation; systems-on-chip designs; Algorithm design and analysis; Communication industry; Hardware; Industrial power systems; Intellectual property; Performance loss; Protocols; Signal design; Signal processing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip, 2003. Proceedings. International Symposium on
Print_ISBN :
0-7803-8160-2
Type :
conf
DOI :
10.1109/ISSOC.2003.1267723
Filename :
1267723
Link To Document :
بازگشت