DocumentCode :
2573147
Title :
Solder paste optimization in thermal pad padstack
Author :
Damian, I. ; Branescu, C. ; Soare, V.
Author_Institution :
PCB Design Dept., Elbit Syst. Ltd., Bucharest, Romania
fYear :
2012
fDate :
25-28 Oct. 2012
Firstpage :
125
Lastpage :
128
Abstract :
In this paper is presented an important solder paste optimization for thermal pads used for Quad Flat No leads (QFNs) and Small Outline No leads (SONs) packages. The PCB (printed circuit board) must be designed to have an excellent heat conductivity for them, incorporating a thermal pad and thermal vias on it. This can be achieved by creating a special padstack for thermal pad, with a complex solder paste, created in a matrix of squares leaving channels for thermal vias. This way, the quantity of solder paste used in fabrication process is smaller than the case of a full filled solder paste pad, avoiding solder leakage through vias. The novelty of the paper is represented by creating a complex solder paste pad, using a template, like a starting point for the rest of thermal pads included in Mentor Graphics Expedition software library.
Keywords :
packaging; printed circuit design; solders; Mentor Graphics Expedition software library; PCB; QFN; SON; heat conductivity; packages; printed circuit board; quad flat no leads; small outline no leads; solder leakage through vias; solder paste optimization; solder paste pad; thermal pad padstack; thermal pads; thermal vias; Electronic packaging thermal management; Electronics packaging; Fabrication; Graphics; Lead; Printed circuits; Transmission line matrix methods; Mentor Graphics; PCB; Thermal pad; solder paste pad;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Technology in Electronic Packaging (SIITME), 2012 IEEE 18th International Symposium for
Conference_Location :
Alba Iulia
Print_ISBN :
978-1-4673-4760-0
Electronic_ISBN :
INAVLID ISBN
Type :
conf
DOI :
10.1109/SIITME.2012.6384360
Filename :
6384360
Link To Document :
بازگشت